英語 での Physical layer の使用例とその 日本語 への翻訳
{-}
-
Colloquial
-
Ecclesiastic
-
Computer
-
Programming
The protocol was defined by the international Society of Automotive Engineers(SAE) and works on the physical layer with CAN high-speed according to ISO 11898.
The ultra-compact Sx portable test& measurement range offers advanced capabilities including hybrid IP/SDI performance and physical layer testing, along with proven rugged design and exceptional ease of use.
While the focus is on radio access system and networking levels, physical layer digital communication techniques and system-level RF aspects are also within the scope of this major.
While logical layer design and verification can begin early in the design process, physical layer verification has traditionally required hardware prototypes and is often delayed until late in the development cycle.
Using Saber's comprehensive time domain, frequency domain, and statistical analyses, the network's physical layer is verified long before a hardware prototype is available.
They are a low-latency data path directly from Mellanox network interface cards to GPU memory, and a 5G physical layer signal-processing engine that keeps all data within the GPU's high-performance memory.
PHY is an abbreviation for the physical layer of the OSI model and refers to the circuitry required to implement physical layer functions.
Optical communication devices are the core components of optical transmission network, bearing the functions of key network physical layer, such as photoelectric conversion, wavelength multiplexing and multiplexing, and distribution of optical power.
As we can see, the IB protocols adopt a hierarchical structure, including upper protocol, transport layer, network layer, link layer and physical layer.
Testing the quality of the optical link and copper pairs to assess the performance of the Ethernet and xDSL services in the access network are mandatory steps to ensure that the physical layer can handle proper IP services delivery, but it doesn't end there.
The NCN5150 provides all necessary functionality to satisfy the EN 13757-2 and EN 1434-3 standards that describe the physical layer requirements for remote meter-reading M-BUS applications in multi-energy, heating and cooling, water, and gas meters.
In this paper, we give an outline of fundamental model for physical layer cryptography and present the main result of channel estimation experiment toward the physical layer cryptography in free space optical communication which is carried out by Quantum ICT Advanced Developed Center.
The exact voltages for a logical 0 or 1 depend on the physical layer used, but the basic principle of CAN requires that each node listen to the data on the CAN network including the data that the transmitting node is transmitting.
DDR3 Reference DesignRequest for Quote At the core of the Xilinx® 7 series FPGA memory interface solutions are a combined pre-engineered controller and physical layer(PHY) for interconnecting the 7 series FPGA user designs and AMBA® advanced extensible interface(AXI4) slave interfaces with DDR3 SDRAM devices.
With the integration of the Link Layer Controller and Physical Layer(PHY), OEMs and motherboard manufacturers looking to add IEEE 1394 capabilities to their product lineup find it both more cost-efficient and simpler to design the single chip IEEE1394 solution onto a PCI adapter card or directly onto a motherboard.
Because the module includes the 802.11 b/g/n physical layer, baseband MAC and TCP/IP stack, developers can add Wi-Fi to their products simply by connecting to the XBee Wi-Fi's serial port.
The lowest layer defined by the OSI model is called the physical layer, and is concerned with transmitting raw data bits over the communication channel, and making sure that the data bits are received without error.
The U.S. has developed smart grid infrastructure known as AMI(Advanced Metering Infrastructure), and released SEP(Smart Energy Profile) 2.0, which assures interoperability among energy devices with standardization from the physical layer to the application layer. .
MAX14824 IO-Link Master Transceiver- Maxim Description Create a design and simulate using EE-Sim® tools: The MAX14824 is an IO-Link® master interface that integrates an IO-Link physical layer transceiver with an auxiliary digital input and two linear regulators.
The bus is in the dominant state if the differential voltage is greater than 0.9 V and in the recessive state if it is less than 0.5 V. CAN transceivers, such as the ADM3051, interface the CAN controller to the physical layer bus.